

# M2SFP+T

### 2-port 10G L2-3 test module

This advanced two port 10G test module is ideal for SynchE testing.

## Advanced timing test module for Synchronous Ethernet test applications.

The M2SFP+T is a wire-speed 2-port 10 Gigabit Ethernet test module. Based on Xena's advanced architecture, the M2SFP+T is an advanced timing test modules developed for Synchronous Ethernet test applications at Layers 2-3. It is available for both the 4U 12-slot XenaBay chassis and the robust transportable 1U XenaCompact chassis.

The M2SFP+T comes complete with Xena's free XenaManager-2G software - an easy-to-use GUI for handling both routine and advanced test schedules that includes XenaScripting, XenaIntegrator, Xena2544, Xena1564, Xena3918 and Xena2889.

#### **Product Order Number**

10G XenaCompact XenaBay M2SFP+T M2SFP+T

#### **TOP FEATURES - M2SFP+T**

- · Price/performance
- Ease of use
- Ideal for testing SyncE
- Browser-based access via XenaWeb
- Free software (incl. XenaManager-2G, XenaScripting, XenaIntegrator, Xena2544, Xena1564, Xena3918 and Xena2889)
- Free software updates (3 years)
- Free hardware warranty (1 year)
- Free tech support (product lifetime)

PORT LEVEL FEATURES Interface category 10G Fthernet Number of test ports 2 2 x 10GBASE-SR / LR / ER / Direct Attached Cable (DAC) 1) Interface options Number of transceiver module cages 2 x SFP+ Port statistics 2) Link state, FCS errors, pause frames, ARP/PING, error injections, training packet All traffic: RX and TX Mbit/s, packets/s, packets, bytes Traffic w/o test payload: RX and TX Mbit/s, packets/s, packets, bytes Adjustable Inter Frame Gap (IFG) Configurable from 16 to 56 bytes, default is 20B (12B IFG + 8B preamble) Transmit line rate adjustment Ability to adjust the effective line rate by forcing idle gaps equivalent to -1000 ppm (increments of 10 ppm) Transmit line clock adjustment From -400 to 400 ppm in steps of 0.001 ppm (shared across all ports) ARP/PING Supported (configurable IP and MAC address per port) System is fully field upgradeable to product releases (FPGA images and Software) Field upgradeable Histogram statistics 2) Two real-time histograms per port. Each histogram can measure one of RX/TX packet length, IFG, or latency distribution for all traffic, a specific stream, or a filter Tx disable Enable/disable of optical laser link IGMPv2 multicast join/leave IGMPv2 continuous multicast join, with configurable repeat interval • Initial Accuracy is 3 ppm Oscillator characteristics • Frequency drift over 1st year: +/- 3 ppm (over 15 years: +/- 15 ppm) • Temperature Stability: +/- 20 ppm (Total Stability is +/- 35 ppm)

| ADVANCED TIMING FEATURES |                                                                                                                                                                                                                                                                                              |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Selectable Tx line rate  | Tx line rate can be referenced to either local clock oscillator (adjustable in steps of 1 ppm), SMA input, or from the Rx line rate for Synchronous Ethernet applications. The Tx line rate complies with SONET/SDH/SyncE with respect to wander and jitter.                                 |
| Jitter attenuation       | Selectable loop bandwidth for jitter attenuation: 114 Hz, 229 Hz, 460 Hz, 1864 Hz, or 7834 Hz loop bandwidth                                                                                                                                                                                 |
| SMA input                | <ul> <li>10.0 MHz, or 2.048 MHz Tx line rate reference clock SMA input (Drift/wander is passed from SMA input to Tx line rate)</li> <li>250mV-2.5V, loaded 50 ohm, square wave format</li> </ul>                                                                                             |
| SMA output               | <ul> <li>Selectable as either Tx Line Rate Reference (10 MHz, 2.048 MHz, or 156.25 MHz), a trigger output indicating Ethernet start of frame, slave mode pass-through (SMA output = SMA input), or as the Recovered Rx clock(s)</li> <li>700mV, loaded 50 ohm, square wave format</li> </ul> |



| TRANSMIT ENGINE                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of transmit streams per port         | 256 (wire-speed) Each stream can generate millions of traffic flows through the use of field modifiers                                                                                                                                                                                                                                                                                                                                               |
| Test payload insertion per stream           | Wire-speed packet generation with timestamps, sequence numbers, and data integrity signature optionally inserted into each packet.                                                                                                                                                                                                                                                                                                                   |
| Stream statistics 2)                        | TX Mbit/s, packets/s, packets, bytes, FCS error, Pause                                                                                                                                                                                                                                                                                                                                                                                               |
| Bandwidth profiles                          | Burst size and density can be specified. Uniform and bursty bandwidth profile streams can be interleaved                                                                                                                                                                                                                                                                                                                                             |
| Field modifiers                             | 16-bit header field modifiers with inc, dec, or random mode. Each modifier has configurable bit-mask, repetition, min, max, and step parameters. 5 modifiers per stream                                                                                                                                                                                                                                                                              |
| Packet length controls                      | Fixed, random, butterfly, and incrementing packet length distributions. Packet length from 56 to 16384 bytes                                                                                                                                                                                                                                                                                                                                         |
| Packet payloads                             | Repeated user specified 1 to 18B pattern, a 8-bit incrementing pattern                                                                                                                                                                                                                                                                                                                                                                               |
| Error generation                            | Undersize length (56B min) and oversize length (16384 max.) packet lengths, injection of sequence, misorder, payload integrity, and FCS errors                                                                                                                                                                                                                                                                                                       |
| TX packet header support and RX autodecodes | Ethernet, Ethernet II, VLAN, ARP, IPv4, IPv6, UDP, TCP, LLC, SNAP, GTP, ICMP, RTP, RTCP, STP, MPLS, PBB, or fully specified by user                                                                                                                                                                                                                                                                                                                  |
| Packet scheduling modes                     | <ul> <li>Normal (stream interleaved mode). Standard scheduling mode, precise rates, minor variation in packet inter-frame gap.</li> <li>Strict Uniform. New scheduling mode, with 100% uniform packet inter-frame gap, minor deviation from configured rates</li> <li>Sequential packet scheduling (sequential stream scheduling). Streams are scheduled continuously in sequential order, with configurable number of packets per stream</li> </ul> |

| RECEIVE ENGINE                                           |                                                                                                                                                                                                                                        |
|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of traceable Rx streams per port                  | 2016 (wire-speed)                                                                                                                                                                                                                      |
| Automatic detection of test payload for received packets | Real-time reporting of statistics and latency, loss, payload integrity, sequence error, and misorder error checking                                                                                                                    |
| Jitter measurement                                       | Jitter (Packet Delay Variation) measurements compliant to MEF10 standard with 8 ns accuracy                                                                                                                                            |
| Stream statistics <sup>2)</sup>                          | <ul> <li>RX Mbit/s, packets/s, packets, bytes.</li> <li>Loss, payload integrity errors, sequence errors, misorder errors</li> <li>Min latency, max latency, average latency</li> <li>Min jitter, max jitter, average jitter</li> </ul> |
| Latency measurements accuracy                            | ±8 ns                                                                                                                                                                                                                                  |
| Latency measurement resolution                           | 8 ns (Latency measurements can calibrate and remove latency from transceiver modules)                                                                                                                                                  |
| Number of filters:                                       | 6 x 64-bit user-definable match-term patterns with mask, and offset 6 x frame length comparator terms (longer, shorter) 6 x user-defined filters expressed from AND/OR'ing of the match and length terms.                              |
| Filter statistics <sup>2)</sup>                          | Per filter: RX Mbit/s, packets/s, packets, bytes.                                                                                                                                                                                      |

| CAPTURE                                        |                                                                                 |
|------------------------------------------------|---------------------------------------------------------------------------------|
| Capture criteria                               | All traffic, stream, FCS errors, filter match, or traffic without test payloads |
| Capture start/stop triggers                    | Capture start and stop trigger: none, FCS error, filter match                   |
| Capture limit per packet                       | 16 - 16384 bytes                                                                |
| Wire-speed capture buffer per port             | 64 kB                                                                           |
| Low speed capture buffer per port (10Mbit/sec) | 4096 packets (any size)                                                         |

- 1) The interface implements discrete PHY devices with built in EDC support that employs sophisticated signal processing techniques to recover a 10 Gbps signal that has travelled over a dispersive Copper Direct attach cable and restore a bit-error rate of 10-12 or better.
- 2) counter size: 64 bits

#### MORE INFORMATION

- www.xenanetworks.com/resources/
- wiki.xenanetworks.com

#### **SPECIFICATIONS**

#### **Dimensions**

1U XenaCompact

• W: 19" (48.26 cm) • H: 1.75" (4.45 cm) 9.8" (25 cm)

• Weight: 10 lbs (4.5 kg)

#### 4U XenaBay

19" (48.26 cm) • W: 7" (17.78 cm) • H: 19.7" (50 cm) • D: • Weight: 36.4 lbs (16.5 kg)

#### Power

- AC Voltage: 100-240V
- Frequency: 50-60Hz
- Max. Power: 90W (XenaCompact) / 120W (XenaBay)
- Max. Current: 0.8A with 120V supply, and 0.4A with 240V supply

#### Regulatory

FCC (US), CE (Europe)

#### **Environmental**

- Operating Temperature: 10 to 35° C
- Storage Temperature: -40 to 70° C
- Humidity: 8% to 90% non-condensing

#### Max. Noise

- · XenaCompact: 49 dBa
- · XenaBay: 58.5 dBa



www.xenanetworks.com Sales contact: sales@xenanetworks.com